<span id="page-0-0"></span>

# 500 MHz, Linear-in-dB VGA with AGC Detector

# AD8367

#### **FEATURES**

**Broad-range analog variable gain: −2.5 dB to +42.5 dB 3 dB cutoff frequency of 500 MHz Gain up and gain down modes Linear-in-dB, scaled 20 mV/dB Resistive ground referenced input Nominal ZIN = 200 Ω On-chip, square-law detector Single-supply operation: 2.7 V to 5.5 V** 

#### **APPLICATIONS**

**Cellular base stations Broadband access Power amplifier control loops Complete, linear IF AGC amplifiers High speed data I/O** 

#### **GENERAL DESCRIPTION**

The AD8367 is a high performance 45 dB variable gain amplifier with linear-in-dB gain control for use from low frequencies up to several hundred megahertz. The range, flatness, and accuracy of the gain response are achieved using Analog Devices' X-AMP® architecture, the most recent in a series of powerful proprietary concepts for variable gain applications, which far surpasses what can be achieved using competing techniques.

The input is applied to a 9-stage, 200  $\Omega$  resistive ladder network. Each stage has 5 dB of loss, giving a total attenuation of 45 dB. At maximum gain, the first tap is selected; at progressively lower gains, the tap moves smoothly and continuously toward higher attenuation values. The attenuator is followed by a 42.5 dB fixed gain feedback amplifier—essentially an operational amplifier with a gain bandwidth product of 100 GHz—and is very linear, even at high frequencies. The output third order intercept is +20 dBV at 100 MHz (+27 dBm, re 200 Ω), measured at an output level of 1 V p-p with  $V_s = 5$  V.

#### **FUNCTIONAL BLOCK DIAGRAM**



The analog gain-control input is scaled at 20 mV/dB and runs from 50 mV to 950 mV. This corresponds to a gain of −2.5 dB to +42.5 dB, respectively, when the gain up mode is selected and +42.5 dB to −2.5 dB, respectively, when gain down mode is selected. The gain down, or inverse, mode must be selected when operating in AGC in which an integrated square-law detector with an internal setpoint is used to level the output to 354 mV rms, regardless of the crest factor of the output signal. A single external capacitor sets up the loop averaging time.

The AD8367 can be powered on or off by a voltage applied to the ENBL pin. When this voltage is at a logic LO, the total power dissipation drops to the milliwatt range. For a logic HI, the chip powers up rapidly to its normal quiescent current of 26 mA at 25°C. The AD8367 is available in a 14-lead TSSOP package for the industrial temperature range of −40°C to +85°C.

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

**Rev. A** 

# <span id="page-1-0"></span>TABLE OF CONTENTS



### **REVISION HISTORY**



**10/01—Revision 0: Initial Version** 



### <span id="page-2-0"></span>**SPECIFICATIONS**

 $V_s$  = 5 V, T<sub>A</sub> = 25°C, system impedance Z<sub>O</sub> = 200 Ω, V<sub>MODE</sub> = 5 V, f = 10 MHz, unless otherwise noted.

#### **Table 1.**



<span id="page-3-0"></span>

 $^1$  The output dc centering voltage is normally set at Vs/2 and can be adjusted by applying a voltage to DECL.

# <span id="page-4-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



l,

 $\overline{a}$ 

# <span id="page-5-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

### **Table 3. Pin Function Descriptions**



### <span id="page-6-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V<sub>S</sub> = 5$  V, T<sub>A</sub> = 25°C, system impedance Z<sub>O</sub> = 200 Ω, V<sub>MODE</sub> = 5 V, unless otherwise noted.



Figure 3. Gain vs. Frequency for Values of VGAIN







Figure 5. Gain Conformance at 70 MHz for T = −40°C, +25°C, and +85°C



Figure 6. NF (re 200 Ω) vs. Frequency at Maximum Gain

























Figure 14. Output Third-Order Intercept vs. Supply Voltage at 70 MHz,  $V_{GAIN} = 500$  mV







Figure 16. Input Reflection Coefficient vs. Frequency from 10 MHz to 500 MHz for Multiple Values of V<sub>GAIN</sub>



<span id="page-8-0"></span>Figure 17. Output Resistance and Series Reactance vs. Frequency at  $V_{GAIN} = 500$  mV



Figure 18. Output Reflection Coefficient vs. Frequency from 10 MHz to 500 MHz for Multiple Values of VGAIN



Figure 19. AGA Time Domain Response (3 dB Steps)



Figure 20. Gain vs. Frequency for Multiple Values of HPFL Capacitor at  $V_{GAIN} = 500$  mV



Figure 21. AGC RSSI (Voltage on DETO Pin) vs. Input Power at 10 MHz, 70 MHz, 140 MHz, and 240 MHz



Figure 23. AGC RSSI (Voltage on DETO Pin) vs. Input Power for Various Modulation Schemes



Figure 24. AGC Time Domain Response (3 dB Step)







Figure 26. Gain Intercept Distribution at 70 MHz

### <span id="page-10-0"></span>THEORY OF OPERATION

The AD8367 is a variable gain, single-ended, IF amplifier based on Analog Devices' patented X-AMP architecture. It offers accurate gain control with a 45 dB span and a 3 dB bandwidth of 500 MHz. It can be configured as a traditional VGA with 50 dB/V gain scaling or as an AGC amplifier by using the built in rms detector. [Figure 27](#page-10-1) is a simplified block diagram of the amplifier. The main signal path consists of a voltage controlled 0 dB to 45 dB variable attenuator followed by a 42.5 dB fixed gain amplifier. The AD8367 is designed to operate optimally in a 200 Ω impedance system.



### <span id="page-10-2"></span><span id="page-10-1"></span>**INPUT ATTENUATOR AND GAIN CONTROL**

The variable attenuator consists of a 200  $\Omega$  single-ended resistive ladder that comprises of nine 5 dB sections and an interpolator that selects the attenuation factor. Each tap point down the ladder network further attenuates the input signal by a fixed decibel factor. Gain control is achieved by sensing different tap points with variable transconductance stages. Based on the gain control voltage, an interpolator selects which stage(s) are active. For example, if only the first stage is active, the 0 dB tap point is sensed; if the last stage is active, the 45 dB tap point is sensed. Attenuation levels that fall between tap points are achieved by having neighboring gm stages active simultaneously, creating a weighted average of the discrete tap point attenuations. In this way, a smooth, monotonic attenuation function is synthesized, that is, linear-in-dB with a very precise scaling.

The gain of the AD8367 can be an increasing or decreasing function of the control voltage, V<sub>GAIN</sub>, depending on whether the MODE pin is pulled up to the positive supply or down to ground. When the MODE pin is high, the gain increases with VGAIN, as shown in [Figure 28](#page-10-2). The ideal linear-in-dB scaled transfer function is given by

$$
Gain (dB) = 50 \times V_{GAN} - 5 \tag{1}
$$

where  $V_{\text{GAN}}$  is expressed in volts.

Equation 1 contains the gain scaling factor of 50 dB/V (20 mV/dB) and the gain intercept of −5 dB, which represents the extrapolated gain for  $V_{\text{GAN}} = 0$  V. The gain ranges from  $-2.5$  dB to +42.5 dB for V<sub>GAIN</sub> ranging from 50 mV to 950 mV. The

deviation from Equation 1, that is, the gain conformance error, is also illustrated in [Figure 28](#page-10-2). The ripples in the error are a result of the interpolation action between tap points. The AD8367 provides better than ±0.5 dB of conformance error over >40 dB gain range at 200 MHz

and ±1 dB at 400 MHz.



Figure 28. The gain function can be either an increasing or decreasing function of V<sub>GAIN</sub>, depending on the MODE pin.

The gain is a decreasing function of  $V_{\text{GAN}}$  when the MODE pin is low. [Figure 28](#page-10-2) also illustrates this mode, which is described by

$$
Gain (dB) = 45 - 50 \times V_{GAN}
$$
 (2)

This gain mode is required in AGC applications using the builtin, square-law level detector.

### **INPUT AND OUTPUT INTERFACES**

The AD8367 was designed to operate best in a 200  $\Omega$  impedance system. Its gain range, conformance law, noise, and distortion assume that 200  $\Omega$  source and load impedances are used. Interfacing the AD8367 to other common impedances (from 50  $\Omega$  used at radio frequencies to 1 k $\Omega$  presented by data converters) can be accomplished using resistive or reactive passive networks, whose design depends on specific system requirements, such as bandwidth, return loss, noise figure, and absolute gain range.

The input impedance of the AD8367 is nominally 200  $\Omega$ , determined by the resistive ladder network. This presents a 200  $\Omega$  dc resistance to ground, and, in cases where an elevated signal potential is used, ac coupling is necessary. The input signal level must not exceed 700 mV p-p to avoid overloading the input stage. The output impedance is determined by an internal 50 Ω damping resistor, as shown in [Figure 29](#page-11-1). Despite the fact that the output impedance is 50  $Ω$ , the AD8367 should still be presented with a load of 200  $\Omega$ . This implies that the load is mismatched, but doing so preserves the distortion performance of the amplifier.

<span id="page-11-0"></span>

Figure 29. A 50  $\Omega$  resistor is added to the output to prevent package resonance.

### <span id="page-11-1"></span>**POWER AND VOLTAGE METRICS**

<span id="page-11-2"></span>Although power is the traditional metric used in the analysis of cascaded systems, most active circuit blocks fundamentally respond to voltage. The relationship between power and voltage is defined by the impedance level. When input and output impedance levels are the same, power gain and voltage gain are identical. However, when impedance levels change between input and output, they differ. Thus, one must be very careful to use the appropriate gain for system chain analyses. Quantities such as OIP3 are quoted in dBV rms as well as dBm referenced to 200 Ω. The dBV rms unit is defined as decibels relative to 1 V rms. In a 200  $\Omega$  environment, the conversion from dBV rms to dBm requires the addition of 7 dB to the dBV rms value. For example, a 2 dBV rms level corresponds to 9 dBm.

### **NOISE AND DISTORTION**

Since the AD8367 consists of a passive variable attenuator followed by a fixed gain amplifier, the noise and distortion characteristics as a function of the gain voltage are easily predicted. The input-referred noise increases in proportion to the attenuation level. [Figure 30](#page-11-2) shows noise figure, NF, as a function of  $V_{\text{GAN}}$  for the MODE pin pulled high. The minimum NF of 7.5 dB occurs at maximum gain and increases 1 dB for every 1 dB reduction in gain. In receiver applications, the minimum NF should occur at the maximum gain where the received signal presumably is weak. At higher levels, a lower gain is needed, and the increased NF becomes less important.

<span id="page-11-3"></span>The input-referred distortion varies in a similar manner to the noise. [Figure 30](#page-11-2) illustrates how the third-order intercept point at the input, IIP3, behaves as a function of  $V_{\text{GAN}}$ . The highest IIP3 of 20 dBV rms (27 dBm re 200  $\Omega$ ) occurs at minimum gain. The IIP3 then decreases 1 dB for every 1 dB increase in gain. At lower levels, a degraded IIP3 is acceptable. Overall, the dynamic range, represented by the difference between IIP3 and NF, remains reasonably constant as a function of gain. The output distortion and compression are essentially independent of the gain. At low gains, when the input level is high, input overload can occur, causing premature distortion.



#### **OUTPUT CENTERING**

To maximize the ac swing at the output of the AD8367, the output level is centered midway between ground and the supply. This is achieved when the DECL pin is bypassed to ground via a shunt capacitor. The loop acts to suppress deviations from the reference at outputs below its corner frequency while not affecting signals above it, as shown in [Figure 31](#page-11-3). The maximum corner frequency with no external capacitor is 500 kHz. The corner frequency can be lowered arbitrarily by adding an external capacitor, C<sub>HP</sub>:

$$
f_{HP}(\text{kHz}) = \frac{10}{C_{HP}(\text{nF}) + 0.02} \tag{3}
$$

A 100  $\Omega$  in series with the C<sub>HP</sub> capacitor is recommended to de-Q the resonant tank that is formed by the bond-wire inductance and C<sub>HP</sub>. Failure to insert this capacitor can potentially cause oscillations at higher frequencies at high gain settings.



Figure 31. The dc output level is centered to midsupply by a control loop whose corner frequency is determined by CHP.

### <span id="page-12-0"></span>**RMS DETECTION**

The AD8367 contains a square-law detector that senses the output signal and compares it to a calibrated setpoint of 354 mV rms, which corresponds to a 1 V p-p sine wave. This setpoint is internally set and cannot be modified to change the AGC setpoint and the resulting VOUT level without using additional external components. This is described in the [Modifying the AGC Setpoint](#page-15-1) section.

Any difference between the output and setpoint generates a current that is integrated by an external capacitor, CAGC, connected from the DETO pin to ground, to provide an AGC control voltage. There is also an internal 5 pF capacitor on the DETO pin.

The resulting voltage is used as an AGC bias. For this application, the MODE pin is pulled low and the DETO pin is tied to the GAIN pin. The output signal level is then regulated to 354 mV rms. The AGC bias represents a calibrated rms measure of the received signal strength (RSSI). Since in AGC mode the output signal is forced to the 354 mV rms setpoint (−9.02 dBV rms), Equation 2 can be recast to express the strength of the received signal, V<sub>IN-RMS</sub>, in terms of the AGC bias V<sub>DETO</sub>.

$$
V_{IN-RMS} (dBV rms) = 54.02 + 50 \times V_{DETO}
$$
 (4)

where −54.02 dBV rms = −45 dB − 9.02 dBV rms.

For small changes in input signal level, VDETO responds with a characteristic single-pole time constant, τ<sub>AGC</sub>, which is proportional to C<sub>AGC</sub>.

$$
\tau_{AGC} (\mu s) = 10 \times C_{AGC} (nf)
$$
\n(5)

where the internal 5 pF capacitor is lumped with the external capacitor to give *CAGC*.

### <span id="page-13-0"></span>APPLICATIONS

The AD8367 can be configured either as a VGA whose gain is controlled externally through the GAIN pin or as an AGC amplifier, using a supply voltage of 2.7 V to 5.5 V. The supply to the VPSO and VPSI pins should be decoupled using a low inductance, 0.1 μF surface-mount, ceramic capacitor as close as possible to the device. Additional supply decoupling can be provided by a small series resistor. A 10 nF capacitor from Pin DECL to Pin OCOM is recommended to decouple the output reference voltage.

### **INPUT AND OUTPUT MATCHING**

The AD8367 is designed to operate in a 200  $\Omega$  impedance system. The output amplifier is a low output impedance voltage buffer with a 50 Ω damping resistor to desensitize it from load reactance and parasitics. The quoted performance includes the voltage division between the 50 Ω resistor and the 200 Ω load. The AD8367 can be reactively matched to an impedance other than 200 Ω by using traditional step-up and step down matching networks or high quality transformers. [Table 4](#page-13-1) lists the 50 Ω S-parameters for the AD8367 at a  $V_{\text{GAN}} = 750$  mV.

[Figure 32](#page-13-2) illustrates an example where the AD8367 is matched to 50  $\Omega$  at 140 MHz. As shown in the Smith Chart, the input matching network shifts the input impedance from  $Z_{\text{IN}}$  to 50  $\Omega$ with an insertion loss of <2 dB over a 5 MHz bandwidth. For the output network, the 50  $\Omega$  load is made to present 200  $\Omega$  to the AD8367 output. [Table 5](#page-13-3) provides the component values required for 50  $Ω$  matching at several frequencies of interest.

When added loss and noise can be tolerated, a resistive pad can be used to provide broadband, near-matched impedances at the device terminals and the terminations.

Minimum-loss, L-pad networks are used on the evaluation board (see [Figure 45](#page-19-1)) to allow easy interfacing to standard 50 Ω test equipment. Each pad introduces an 11.5 dB power loss (5.5 dB voltage loss).



**fC = 140MHz, ZIN = 197 – j34.2, RSOURCE = 50**Ω



Figure 32. Reactive Matching Example for  $f = 140$  MHz

<span id="page-13-1"></span>

<span id="page-13-2"></span>

**Table 5. Reactive Matching Components for a 50**  $\Omega$  **System where Rsource = 50**  $\Omega$ **, RLOAD = 50**  $\Omega$ 

<span id="page-13-3"></span>

| <b>Frequency (MHz)</b> | <b>XS<sub>IN</sub></b> | $XP_{IN}(pF)$ | $XS_{\text{OUT}}(pF)$ | XP <sub>OUT</sub> |
|------------------------|------------------------|---------------|-----------------------|-------------------|
| 10                     | 1.5 µH                 | 120           | 180                   | $1.8 \mu H$       |
| 70                     | 220 nH                 | 15            | 27                    | 270 nH            |
| 140                    | 100 nH                 | 8.2           | 13                    | 120 nH            |
| 190                    | 82 nH                  | 2.7           | 10                    | 100 nH            |
| 240                    | 68 nH                  | 1.5           |                       | 82 nH             |

### <span id="page-14-0"></span>**VGA OPERATION**

The AD8367 is a general-purpose VGA suitable for use in a wide variety of applications where voltage control of gain is needed. While having a 500 MHz bandwidth, its use is not limited to high frequency signal processing. Its accurate, temperature- and supply-stable linear-in-dB scaling is valuable wherever it is important to have a more dependable response to the control voltage than is usually offered by VGAs of this sort. For example, there is no preclusion to its use in speech-bandwidth systems.

[Figure 33](#page-14-1) shows the basic connections. The C<sub>HP</sub> capacitor at Pin HPFL can be used to alter the high-pass corner frequency of the signal path and is associated with the offset control loop that eliminates the inherent variation in the internal dc balance of the signal path as the gain is varied (offset ripple). This frequency should be chosen to be about a decade below the lowest frequency component of the signal. If made much lower than necessary, the offset loop is not able to track the variations that occur when there are rapid changes in  $V_{\text{GAN}}$ . The control of offset is important even when the output is ac-coupled because of the potential reduction of the upper and lower voltage range at this pin.

However, in many applications these components are unnecessary because an internal network provides a default high-pass corner of about 500 kHz. For  $C_{HP} = 1$  nF, the modified corner is at ~10 kHz; it scales downward with increasing capacitance. [Figure 20](#page-8-0) shows representative response curves for the indicated component values.



Figure 33. Basic Connections for Voltage Controlled Gain Mode

### <span id="page-14-2"></span><span id="page-14-1"></span>**MODULATED GAIN MODE**

The AD8367 can be used as a means of modulating the signal level. Keep in mind, however, that the gain is a nonlinear (exponential) function of  $V_{\text{GAN}}$ ; thus, it is not suitable for normal amplitude-modulation functions. The small signal bandwidth of the gain interface is ~5 MHz, and the slew rate is of the order of  $\pm 500$  dB/ $\mu$ s. During gain slewing from close to minimum to maximum gain (or vice versa), the internal interpolation processes in an X-AMP-based VGA rapidly scan the full range of gain values. The gain and offset ripple associated with this process can cause transient disturbances in the output. Therefore, it is inadvisable to use high amplitude pulse drives with rise and fall times below 200 ns.

### **AGC OPERATION**

The AD8367 can be used as an AGC amplifier, as shown in [Figure 34](#page-14-2). For this application, the accurate internal, square-law detector is employed. The output of this detector is a current that varies in polarity, depending on whether the rms value of the output is greater or less than its internally-determined setpoint of 354 mV rms. This is 1 V p-p for sine-wave signals, but the peak amplitude for other signals, such as Gaussian noise, or those carrying complex modulation, is invariably somewhat greater. However, for all waveforms having a crest factor of <5, and when using a supply voltage of 4.5 V to 5.5 V, the rms value is correctly measured and delivered at Vout. When using lower supplies, the rms value of  $V<sub>OUT</sub>$  is unaffected (the setpoint is determined by a band gap reference), but the peak crest factor capacity is reduced.

The gain pin is connected to the base of a transistor internally and thus requires only 1 μA of current drive. The output of the detector is delivered to Pin DETO. The detector can source up to 60 μA and can sink up to 11 μA. For a sine-wave output signal, and under conditions where the AGC loop is settled, the detector output also takes the form of a sine-wave, but at twice the frequency and having a mean value of 0. If the input to the amplifier increases, the mean of this current also increases and charges the external loop filter capacitor, CAGC, toward more positive voltages. Conversely, a reduction in  $V<sub>OUT</sub>$  below the setpoint of 354 mV rms causes this voltage to fall toward ground. The capacitor voltage is the AGC bias; this can be used as a received signal strength indicator (RSSI) output and is scaled exactly as  $V_{\text{GAIN}}$ , that is, 20 mV/dB.



A valuable feature of using a square law detector is that the RSSI voltage is a true reflection of signal power and can be converted to an absolute power measurement for any given source impedance. The AD8367 can thus be employed as a true-power meter, or decibel-reading ac voltmeter, as distinct from its basic amplifier function.

The AGC mode of operation requires that the correct gain direction is chosen. Specifically, the gain must fall as  $V_{\rm{AGC}}$ increases to restore the needed balance against the setpoint. Therefore, the MODE pin must be pulled low. This accurate leveling function is shown in [Figure 35,](#page-15-2) where the rms output is

<span id="page-15-0"></span>held to within 0.1 dB of the setpoint for >35 dB range of input levels.

The dynamics of this loop are controlled by C<sub>AGC</sub> acting in conjunction with an on-chip equivalent resistance, R<sub>AGC</sub>, of 10 kΩ which form an effective time-constant  $T_{AGC} = R_{AGC} C_{AGC}$ . The loop thus operates as a single-pole system with a loop bandwidth of  $1/(2\pi \text{ T}_{\text{AGC}})$ . Because the gain control function is linear in decibels, this bandwidth is independent of the absolute signal level. [Figure 36](#page-15-3) illustrates the loop dynamics for a 30 dB change in input signal level with  $C_{\text{AGC}} = 100 \text{ pF}$ .

<span id="page-15-2"></span>

<span id="page-15-4"></span><span id="page-15-1"></span>Figure 36. AGC Response to a 32 dB Step in Input Level ( $f = 50$  MHz)

<span id="page-15-3"></span>It is important to understand that RAGC does not act as if in shunt with CAGC. Rather, the error-correction process is that of a true integrator, to guarantee an output that is exactly equal in rms amplitude to the specified setpoint. For large changes in input level, the integrating action of this loop is most apparent. The slew rate of  $V_{\text{AGC}}$  is determined by the peak output current from the detector and the capacitor. Thus, for a representative value of  $C_{\text{AGC}} = 3$  nF, this rate is about 20 V rms or 10 dB/ $\mu$ s, while the small-signal bandwidth is 1 kHz.

Most AGC loops incorporating a true error-integrating technique have a common weakness. When driven from an increasingly larger signal, the AGC bias increases to reduce the gain. However, eventually the gain falls to its minimum value, for which further increase in this bias has no effect on the gain. That is, the voltage on the loop capacitor is forced progressively higher because the detector output is a current, and the AGC bias is its integral. Consequently, there is always a precipitous increase in this bias voltage when the input to the AD8367 exceeds that value that overdrives the detector, and because the minimum gain is −2.5 dB, that happens for all inputs 2.5 dB greater than the setpoint of  $\sim$ 350 mV rms. If possible, the user should ensure that this limitation is preserved, preferably with a guard-band of 5 dB to 10 dB below overload

In some cases, if driven into AGC overload, the AD8367 requires unusually long times to recover; that is, the voltage at DETO remains at an abnormally high value and the gain is at its lowest value. To avoid this situation, it is recommended that a clamp be placed on the DETO pin, as shown in [Figure 37](#page-15-4).



Figure 37. External Clamp to Prevent AGC Overload. The resistive divider network, RA and RB, should be designed such that the base of Q1 is driven to 0.5 V.

### **MODIFYING THE AGC SETPOINT**

If an AGC setpoint other than the internal one is desired, an external detector must be used. [Figure 38](#page-16-0) shows a method that uses an external true-rms detector and error integrator to operate the AD8367 as a closed-loop AGC system with a usersettable operating level.

The AD8361 (U2) produces a dc output level that is proportional to the rms value of its input, taken as a sample of the AD8367 (U1) output. This dc voltage is compared to an externally-supplied setpoint voltage, and the difference is integrated by the AD820 (U3) to form the gain control voltage that is applied to the GAIN input of the AD8367 through the divider composed of R4 and R5. This divider is included in order to minimize overload recovery time of the loop by having the integrator saturate at a point that only slightly overdrives the gain control input of the AD8367. The scale factor at  $V_{AGC}$  is influenced by the values of R4 and R5; for the values shown, the factor is 86 mV/dB.



Figure 38. Example of Using an External Detector to Form an AGC Loop

<span id="page-16-0"></span>Note that in this circuit the AD8367's MODE pin must be pulled high to obtain correct feedback polarity because the integrator inverts the polarity of the feedback signal.

The relationship between the setpoint voltage and the rms output voltage of the AD8367 is

$$
V_{OUT-RMS} = V_{SET} \times \frac{(R1 + 225)}{225 \times 7.5}
$$
 (6)

where 225 is the input resistance of the AD8361 and 7.5 is its conversion gain. For  $RI = 200 \Omega$ , this reduces to  $V_{OUT-RMS} = V_{SET}$  $\times$  0.25.

Capacitor C2 sets the averaging time for the rms detector. This should be made long enough to provide sufficient smoothing of the detector's output in the presence of the modulation on the RF signal. A level fluctuation of less than 1 dB (<5% to 10%) p-p at the AD8361's output is a reasonable value. A considerably longer time constant needlessly lowers the AGC bandwidth, while a short time constant can degrade the accuracy of the true-rms measurement process. Components C1, R2, and R3 set the control loop's bandwidth and stability. The maximum stable loop bandwidth is limited by the rms detector's averaging time constant as previously discussed.

<span id="page-16-1"></span>For an input signal consisting of a 4.096 MS/s QPSK modulated carrier, the relationship between VSET and the output power for this setup is shown in [Figure 39](#page-16-1). The exponential shape reflects the linear-in-magnitude response of the AD8361. The adjacent channel power ratio (ACPR) as a function of output power is illustrated in [Figure 40.](#page-17-0) The minima occur where the distortion and integrated noise powers cross over.

The component values shown in [Figure 38](#page-16-0) were chosen for a 64-QAM signal at 500 kS/s at a carrier frequency of 150 MHz. The response time of the loop as shown is roughly 5 ms for an abrupt input level change of 40 dB. [Figure 41](#page-17-1) shows the dynamic performance of the loop with a step-modulated CW signal applied to the input for a  $V<sub>SET</sub>$  of about 1 V.

For a linear-in-dB response, detectors such as the AD8318 or the AD8362 can be used in place of the AD8361.



Figure 39. AGC Setpoint Voltage vs. Output Power (QPSK: 4.096 MS/s; α = 0.22; 1 User)





Figure 41. AGC Dynamic Response: 8367 AGC with an External Detector

#### <span id="page-17-1"></span><span id="page-17-0"></span>**Table 6. Suggested Component Values for External AGC Detector Circuit**



### <span id="page-18-0"></span>**EVALUATION BOARD**

[Figure 42](#page-18-1) shows the schematic of the AD8367 evaluation board. The board is powered by a single supply of 2.7 V to 5.5 V.



Figure 42. Evaluation Board Schematic

<span id="page-18-1"></span>



<span id="page-19-0"></span>[Table 7](#page-19-2) details the various configuration options of the evaluation board.

#### **Table 7. Evaluation Board Configuration Options**

<span id="page-19-2"></span>

### **CHARACTERIZATION SETUP AND METHODS**

<span id="page-19-1"></span>Minimum-loss, L-pad matching networks were used to interface standard 50 Ω. A test equipment to the 200 Ω input impedance during the characterization process. Using a 57.6  $\Omega$ shunt resistor followed by a 174  $\Omega$  series resistor provides a broadband match between the 50  $\Omega$  test equipment and the 200 Ω device impedance, as illustrated in [Figure 45](#page-19-1). The insertion loss of this network is 11.5 dB.



### <span id="page-20-0"></span>OUTLINE DIMENSIONS



### **ORDERING GUIDE**

<span id="page-20-1"></span>

 $1 Z = Pb$ -free part.

# **NOTES**

# **NOTES**

# **NOTES**



www.analog.com

**© 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C02710–0–7/05(A)** 

Rev. A | Page 24 of 24